# VHDL

5051158-xxxx

Lecture 2
Digital logic basics - combinatorial logic
VHDL Basics - part 1



### Contents of this lecture

- Digital logic basics (combinatorial logic)
- VHDL basics (for creating combinatorial logic)



Digital logic basics – combinatorial logic



### Logic gates

NOT



| Inputs | Output |
|--------|--------|
| Α      | В      |
| 0      | 1      |
| 1      | 0      |

**AND** 



| Inputs |   | Output |  |
|--------|---|--------|--|
| Α      | В | AB     |  |
| 0      | 0 | 0      |  |
| 0      | 1 | 0      |  |
| 1      | 0 | 0      |  |
| 1      | 1 | 1      |  |

OR



| Inpu | its | Output |  |
|------|-----|--------|--|
| А    | В   | A+B    |  |
| 0    | 0   | 0      |  |
| 0    | 1   | 1      |  |
| 1    | 0   | 1      |  |
| 1    | 1   | 1      |  |

XOR



| Inpu | its | Output<br>A + B |  |
|------|-----|-----------------|--|
| Α    | В   |                 |  |
| 0    | 0   | 0               |  |
| 0    | 1   | 1               |  |
| 1    | 0   | 1               |  |
| 1    | 1   | 0               |  |

- Basic building blocks for all the digital logic
- The examples are 2-input gates, but there are wider gates as well (like 4-input ANDs and so on)

VHDL: Y <= not A;

Y <= A and B;

Y <= A or B;

Y <= A xor B;

https://www.tutorialspoint.com/computer\_logical\_organization/logic\_gates.htm



### Logic gates (inverted output)

#### NAND



| Inputs |   | Output |  |
|--------|---|--------|--|
| A B    |   | AB     |  |
| 0 0    |   | 1      |  |
| 0 1    |   | 1      |  |
| 1      | 0 | 1      |  |
| 1 1    |   | 0      |  |

VHDL:  $Y \leq A \text{ nand } B$ ;

**NOR** 



|  | Inputs  A B |   | Output A+B |  |
|--|-------------|---|------------|--|
|  |             |   |            |  |
|  | 0           | 0 | 1          |  |
|  | 0           | 1 | 0          |  |
|  | 1           | 0 | 0          |  |
|  | 1           | 1 | 0          |  |

Y <= A nor B;

**XNOR** 



| Inpu | ts | Output<br>A _ B |  |
|------|----|-----------------|--|
| Α    | В  |                 |  |
| 0 0  |    | 1               |  |
| 0    | 1  | 0               |  |
| 1    | 0  | 0               |  |
| 1    | 1  | 1               |  |

Y <= A **xnor** B;

- NAND is all you need:
  - A NAND B, where A=B is an inverter (NOT)
  - NAND becomes
     OR (and vice
     versa) if all the
     inputs and output
     are inverted
     (DeMorgan's
     theorems)



### The drawing symbols vary...

US style clearly the most popular





#### Why NAND/NOR-gates are favored in actual implementations?

- Because they require 2 (CMOS) transistors less than AND/OR
- Less transistors = smaller, cheaper, less power, faster (at least in this case)





### What is combinatorial logic?

- Unlike Sequential Logic Circuits whose outputs are dependant on both their present inputs and their previous output state giving them some form of *Memory*. The outputs of **Combinational Logic Circuits** are only determined by the logical function of their current input state, logic "0" or logic "1", at any given instant in time.
- The result is that combinational logic circuits have no feedback, and any changes to the signals being applied to their inputs will immediately\* have an effect at the output. In other words, in a **Combinational Logic Circuit**, the output is dependant at all times on the combination of its inputs. Thus a combinational circuit is *memoryless*.



<sup>\*</sup> actually, there is propagation delay always

# Combinatorial logic circuits – Multiplexer (MUX)

 Selects "one input out of many" to single output

• Example: 4-to-1 mux





| В | Α | Υ  |
|---|---|----|
| 0 | 0 | D0 |
| 0 | 1 | D1 |
| 1 | 0 | D2 |
| 1 | 1 | D3 |

Note: Inputs D0-D3 are not just static '0's or '1's – they can be any logic signals or signal buses carrying data, clocks, even at different frequencies

```
s <= (B, A); -- just a helper
with s select
Y <= D0 when "00",
        D1 when "01",
        D2 when "10",
        D3 when others;</pre>
```



### MUX in VHDL (in architecture)

Conditional Signal Assignment

```
Y <= A when (s = "00") else
B when (s = "01") else
C when (s = "10") else
D;
```

Selective Signal Assignment

```
with s select
Y <= D0 when "00",
    D1 when "01",
    D2 when "10",
    D3 when others;</pre>
```



### MUX in VHDL (inside processes)

Using if-elsif-else -statements

```
process (A,B,C,D,s) is
begin
  if (s = "00") then
    Y <= A;
elsif (s = "01") then
    Y <= B;
elsif (s = "10") then
    Y <= C;
else
    Y <= D;
end if;
end process;</pre>
```

Using case-statement

```
mux : process (A,B,C,D,s) is
begin
   case s is
    when "00" => Y <= A;
   when "01" => Y <= B;
   when "10" => Y <= C;
   when others => Y <= D;
   end case;
end process mux;</pre>
```



## Comb. logic circuits – Demultiplexer (DEMUX)

- Maps "one input to one of many outputs"
- Example: 1-to-4 demux





| В | Α | D0 | D1 | D2 | D3 |
|---|---|----|----|----|----|
| 0 | 0 | Х  | 0  | 0  | 0  |
| 0 | 1 | 0  | Х  | 0  | 0  |
| 1 | 0 | 0  | 0  | Х  | 0  |
| 1 | 1 | 0  | 0  | 0  | Х  |

Assuming X = '1', this becomes 2-to-4 "one-hot" decoder Of course, 'X' can be a data stream or a clock signal, so demux is "routing" the signal.

